/* WARNING: Do NOT edit the input and output ports in this file in a text editor if you plan to continue editing the block that represents it in the Block Editor! File corruption is VERY likely to occur. */ /* Copyright (C) 1991-2008 Altera Corporation Your use of Altera Corporation's design tools, logic functions and other software and tools, and its AMPP partner logic functions, and any output files from any of the foregoing (including device programming or simulation files), and any associated documentation or information are expressly subject to the terms and conditions of the Altera Program License Subscription Agreement, Altera MegaCore Function License Agreement, or other applicable license agreement, including, without limitation, that your use is for the sole purpose of programming logic devices manufactured by Altera and sold by Altera or its authorized distributors. Please refer to the applicable agreement for further details. */ (header "symbol" (version "1.1")) (symbol (rect 64 64 200 184) (text "decoder" (rect 5 0 43 12)(font "Arial" )) (text "inst" (rect 8 104 25 116)(font "Arial" )) (port (pt 56 120) (input) (text "address[15..0]" (rect 0 -8 70 4)(font "Arial" )) (text "address[15..0]" (rect 48 26 60 96)(font "Arial" )(vertical)) (line (pt 56 120)(pt 56 104)(line_width 3)) ) (port (pt 136 32) (output) (text "cs_PIO" (rect -32 0 4 12)(font "Arial" )) (text "cs_PIO" (rect 79 27 115 39)(font "Arial" )) (line (pt 136 32)(pt 120 32)(line_width 1)) ) (port (pt 136 48) (output) (text "cs_RAM" (rect -32 0 9 12)(font "Arial" )) (text "cs_RAM" (rect 74 43 115 55)(font "Arial" )) (line (pt 136 48)(pt 120 48)(line_width 1)) ) (port (pt 136 64) (output) (text "cs_ROM" (rect -32 0 10 12)(font "Arial" )) (text "cs_ROM" (rect 73 59 115 71)(font "Arial" )) (line (pt 136 64)(pt 120 64)(line_width 1)) ) (drawing (rectangle (rect 16 16 120 104)(line_width 1)) ) )